You will notice in the Boolean algebra, three new symbols; these have the following meaning:

- » . represents the AND operation
- + represents the OR operation
- » a bar (above the letter or letters, e.g. a) represents the NOT operation.

# 10.3 Logic circuits, logic expressions, truth tables and problem statements

When logic gates are combined together to carry out a particular function, such as controlling a robot, they form a logic circuit. The following eight examples show how to carry out the following tasks:

- >> Create a logic circuit from a:
  - problem statement (examples 6 and 7)
  - logic or Boolean expression (examples 3 and 8)
  - truth table (examples 4 and 5)
- >> Complete a truth table from a:
  - problem statement (examples 6 and 7)
  - logic or Boolean expression (examples 3 and 8)
  - logic circuit (example 1)
- >> Write a logic or Boolean expression from a:
  - problem statement (examples 6 and 7)
  - logic circuit (example 2)
  - truth table (examples 4 and 5).

### Example 1

Produce a truth table for the following logic circuit (note the use of black circles at the junctions between wires):



#### ▲ Figure 10.8

There are three inputs to this logic circuit, therefore, there will be eight possible binary values that can be input.

To show stepwise how the truth table is produced, the logic circuit has been split up into three parts, as shown by the dotted lines, and intermediate values are shown as P. Q and R.



Part 1

This is the first part of the logic circuit; the first task is to find the intermediate values  $\mathsf{P}$  and  $\mathsf{Q}$ .

The value of P is found from the AND gate where the inputs are A and B. The value of Q is found from the NOR gate where the inputs are B and C. An intermediate truth table is produced using the logic function descriptions in Section 10.2.

▼ Table 10.8

▲ Figure 10.9

|   | input values |   | Output | values |
|---|--------------|---|--------|--------|
| A | В            | С | P      | Q      |
| 0 | 0            | 0 | 0      | 1      |
| 0 | 0            | 1 | 0      | 0      |
| 0 | 1            | 0 | 0      | 0      |
| 0 | 1            | 1 | 0      | 0      |
| 1 | 0            | 0 | 0      | 1      |
| 1 | 0            | 1 | 0      | 0      |
| 1 | 1            | 0 | 1      | 0      |
| 1 | 1            | 1 | 1      | 0      |

#### Part 2



The second part of the logic circuit has P and Q as inputs and the intermediate output, R:

This produces the following intermediate truth table. (Note: even though there are only two inputs to the logic gate, we have generated eight binary values in part 1 and these must all be used in this second truth table).

#### ▼ Table 10.9

| Outpu | Inputs |   |  |
|-------|--------|---|--|
|       | Q      | Р |  |
|       | 11     | 0 |  |
|       | 0      | 0 |  |
|       | 0      | 0 |  |
|       | 0      | 0 |  |
|       | 1      | 0 |  |
|       | 0      | 0 |  |
|       | 0      | 1 |  |
|       | 0      | 1 |  |

#### Part 3



The final part of the logic circuit has R and C as inputs and the final output,  $\boldsymbol{X}$ :

This gives the third intermediate truth table:

#### ▼ Table 10.10

| Inp | Inputs |   |  |
|-----|--------|---|--|
| R   | С      | Х |  |
| 1   | 0      | 1 |  |
| 0   | 1      | 1 |  |
| 0   | 0      | 0 |  |
| 0   | 111    | 1 |  |
| 1   | 0      | 1 |  |
| 0   | 1      | 1 |  |
| 1   | 0      | 1 |  |
| 1   | 1      | 0 |  |

Putting all three intermediate truth tables together produces the final truth table, which represents the original logic circuit:

#### ▼ Table 10.11

|   | Input values |   | Intermediate values |   |   | Output |
|---|--------------|---|---------------------|---|---|--------|
| Α | В            | С | Р                   | Q | R | Х      |
| 0 | 0            | 0 | 0                   | 1 | 1 | 1      |
| 0 | 0            | 1 | 0                   | 0 | 0 | 1      |
| 0 | 1            | 0 | 0                   | 0 | 0 | 0      |
| 0 | 1            | 1 | 0                   | 0 | 0 | 1      |
| 1 | 0            | 0 | 0                   | 1 | 1 | 1      |
| 1 | 0            | 1 | 0                   | 0 | 0 | 1      |
| 1 | 1            | 0 | 1                   | 0 | 1 | 1      |
| 1 | 1            | 1 | 1                   | 0 | 1 | 0      |

The intermediate values can be left out of the final truth table, but it is good practice to leave them in until you become confident about producing the truth tables. The final truth table would then look like this:

#### ▼ Table 10.12

| Input values |   |   | Output |  |
|--------------|---|---|--------|--|
| Α            | В | С | Х      |  |
| 0            | 0 | 0 | 1      |  |
| 0            | 0 | 1 | 1      |  |
| 0            | 1 | 0 | 0      |  |
| 0            | 1 | 1 | 1      |  |
| 1            | 0 | 0 | 1      |  |
| 1            | 0 | 1 | 1      |  |
| 1            | 1 | 0 | 1      |  |
| 1            | 1 | 1 | 0      |  |

# ? Example 2

Write logic expressions from the following logic circuits:



#### ▲ Figure 10.12

The first action is to look at the gates connected to the inputs A, B and C:

logic gate 1: (A AND B)
logic gate 2: (B OR C)

We then join these together using logic gate 3:

[(A AND B)] XOR [(B OR C)] which gives us the required logic expression.

(Note: the square brackets "[]" in the expression are not necessary and are used here just for clarity.)

This would be written as: (A AND B) XOR (B OR C)



Again, we will do this in the order of logic gates 1 and 2 first (connected to the three inputs):

logic gate 1: (A NAND C)
logic gate 2: (B AND C)

However, logic gate 3 is also connected to one of the inputs so that should be done next:

logic gate 3: (logic gate 1) NOR A

If we replace (logic gate 1) by the logic expression above, we get:

((A NAND C) NOR A)

Finally, we can join all these together using:

logic gate 4: ((A NAND C) NOR A) OR (B AND C)



10.3 Logic circuits, logic expressions, truth tables and problem statements





## Example 3

A logic circuit can be represented by the following logic expression: (A XOR C) OR (NOT C NAND B)  $\,$ 

Produce a logic circuit and a truth table from the above statement.

In this example we have a connecting logic gate which is OR.

So, if we produce one half of the circuit from (A XOR C) we get:



#### ▲ Figure 10.21

The other half of the circuit is found from (NOT C NAND B):

